首页> 外文会议>IEEE International Conference on ASIC >A novel vision chip architecture for image recognition based on convolutional neural network
【24h】

A novel vision chip architecture for image recognition based on convolutional neural network

机译:基于卷积神经网络的图像识别视觉芯片架构

获取原文

摘要

This paper presents a novel vision chip architecture for high accuracy image recognition based on the state-of-the-art algorithm - convolutional neural network (CNN). The architecture consists three hierarchical parallel processors: a processing element (PE) array, a row processor (RP) array and a dual-core microprocessor (MPU). It is compatible with conventional algorithms and reconfigurable for computing convolutional neural networks effectively. The architecture was implemented on a FPGA platform with 50MHz system clock, it achieves high classification accuracy up to 96.3% and high frame rate more than 1600fps. Experiment results indicate that the vision system can achieve real-time performance for image recognition applications.
机译:本文提出了一种基于最新算法-卷积神经网络(CNN)的用于高精度图像识别的新型视觉芯片架构。该体系结构由三个分层的并行处理器组成:处理元件(PE)阵列,行处理器(RP)阵列和双核微处理器(MPU)。它与常规算法兼容,并且可重新配置以有效地计算卷积神经网络。该架构是在具有50MHz系统时钟的FPGA平台上实现的,它实现了高达96.3%的高分类精度和超过1600fps的高帧频。实验结果表明,该视觉系统可以实现图像识别应用的实时性能。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号