首页> 外文会议>International Conference on Computing Communication and Networking Technologies >RCA with conditional BEC in CSLA structure for area-power efficiency
【24h】

RCA with conditional BEC in CSLA structure for area-power efficiency

机译:CSLA结构中带有条件BEC的RCA,可提高区域功率效率

获取原文

摘要

Carry Select Adder (CSLA) is used for arithmetic operations for better speed at the expense of area and power. In this paper we present novel structure of Conditional Binary to Excess-1 adder based on carry select adder design on gate level. Regular CSLA is area-consuming due to the dual Ripple-Carry Adder (RCA) structure. For reducing area, the CSLA can be implemented by using a single RCA and a Binary to excess-1 circuit instead of using dual RCA. A conditional BEC block is proposed which can be implemented in place of regular BEC block and multiplexer to add one to the output of modified RCA or pass the output without any change. This approach reduces necessity of multiplexers for CSLA hence reduce delay, area and power consumption compared to BECCSLA. Characteristics of modified RCA are compared with regular CSLA and two recent CSLA designs with SQRT structure. Result and analysis shows modified CBEC-CSLA have better area and power consumption than the regular dual RCA-CSLA, CBEC-MRCA, BEC based carry select adder and CS- based CSLA.
机译:进位选择加法器(CSLA)用于算术运算,以牺牲面积和功耗为代价提高速度。在本文中,我们提出了基于门级进位选择加法器设计的条件二进制到Excess-1加法器的新颖结构。常规的CSLA由于采用了双纹波-Carry加法器(RCA)结构而非常占面积。为了减小面积,可以通过使用单个RCA和二进制至过量1电路而不是使用双RCA来实现CSLA。提出了一个有条件的BEC块,可以代替常规的BEC块和多路复用器来实现,以将一个BEC块添加到修改后的RCA的输出中,或不加任何更改地通过输出。这种方法减少了CSLA多路复用器的必要性,因此与BECCSLA相比减少了延迟,面积和功耗。将修改后的RCA的特性与常规CSLA和具有SQRT结构的两种最新CSLA设计进行了比较。结果和分析表明,与常规的双RCA-CSLA,CBEC-MRCA,基于BEC的进位选择加法器和基于CS的CSLA相比,改进的CBEC-CSLA具有更好的面积和功耗。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号