首页> 外文会议>International Conference on Computing Communication and Networking Technologies >Area-efficient and power-efficient binary to BCD converters
【24h】

Area-efficient and power-efficient binary to BCD converters

机译:面积高效,省电的二进制到BCD转换器

获取原文

摘要

This paper presents four novel circuits for 7-bit Binary to BCD conversion. The first and second designs are modification of 3-3-1[1] algorithm with novel building blocks, which makes it area and delay efficient in comparison with previous design. The third circuit is the novel implementation of the shift-add algorithm that makes this design area efficient in compare with existing architectures. The final architecture presented is the implementation of the novel algorithm, which we called Range Detection Algorithm in this paper. This Range Detection circuit is power efficient in comparison with existing architectures. Simulation results specify that these Shift-add and Range Detection designs are area-efficient and power-efficient as there is a significant decrease in area, power, and power-area product.
机译:本文介绍了用于7位二进制到BCD转换的四个新颖电路。第一种和第二种设计是对3-3-1 [1]算法的修改,其中包含新颖的构造块,与以前的设计相比,它的面积和延迟效率更高。第三个电路是移位加法算法的新颖实现,与现有架构相比,该算法使该设计区域高效。最后提出的体系结构是新算法的实现,在本文中我们将其称为范围检测算法。与现有架构相比,该范围检测电路具有更高的功耗效率。仿真结果表明,这些移位加法和范围检测设计在面积,功耗和功耗面积乘积方面均显着降低,因此具有区域效率和功耗效率。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号