首页> 外文会议>IEEE International Midwest Symposium on Circuits and Systems >A low-power analog-to-digital converter with digitalized amplifier for PAM systems
【24h】

A low-power analog-to-digital converter with digitalized amplifier for PAM systems

机译:具有用于PAM系统的数字化放大器的低功耗模数转换器

获取原文
获取外文期刊封面目录资料

摘要

In this paper, we have proposed a 4-bit 5-GSample/s flash analog-to-digital converter (ADC) for pulse amplitude modulation (PAM) systems. In order to achieve low-power consumptions, digitalized cells for analogue amplifying are developed in the proposed ADC. Digitalized cells reduce power significantly due to using fewer devices as compared to pure analogue designs. A self-biasing circuit is used in the digitalized amplifier can enhance linear amplifying region. Besides, the digitalized amplifier can achieve high speed according to its bandwidth compensation technique. The test chip is implemented with 90nm CMOS Logic and Mixed-Mode 1P9M Low-K Process. The low-power digitalized ADC is operated under 5GSample/s. All the results of post-simulation are demonstrated in a 16-PAM system, and efficient number of bit is 3.9bit. Moreover, INL and DNL are less than 0.5LSB. The power consumption of the ADC is 33.7mW, and the FoM of energy per conversion step is only 0.45pJ. The overall chip area is 0.873mm2.
机译:在本文中,我们提出了一种用于脉冲幅度调制(PAM)系统的4位5-GSample / s闪存模数转换器(ADC)。为了实现低功耗,在拟议的ADC中开发了用于模拟放大的数字化单元。与纯模拟设计相比,由于使用更少的设备,数字化单元显着降低了功耗。在数字化放大器中使用自偏置电路可以增强线性放大区域。此外,数字化放大器根据其带宽补偿技术可以实现较高的速度。该测试芯片采用90nm CMOS逻辑和混合模式1P9M Low-K工艺实现。低功耗数字化ADC的工作速率为5GSample / s。后仿真的所有结果均在16-PAM系统中演示,有效位数为3.9位。此外,INL和DNL小于0.5LSB。 ADC的功耗为33.7mW,每个转换步骤的FoM仅为0.45pJ。芯片总面积为0.873mm2。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号