首页> 外文会议>Symposium on Integrated Circuits and Systems Design >Exploring independent gates in FinFET-based transistor network generation
【24h】

Exploring independent gates in FinFET-based transistor network generation

机译:在基于FinFET的晶体管网络生成中探索独立的门

获取原文
获取外文期刊封面目录资料

摘要

This paper shows that double gate devices, like independent-gate (IG) FinFETs, have introduced new challenges in the transistor network generation step during the logic synthesis. The main point is that reducing the number of literals in a given Boolean expression is not enough to guarantee a minimum IG FinFET network implementation. This way, traditional factorization methods or graph-based optimizations may not be useful to generate networks for double gate devices. In this sense, this paper presents a graph-based method able to find promising arrangements to explore the separated gates of each IG FinFET. The experiments demonstrate that the proposed method can reduce the number of IG FinFETs compared to the traditional methods of transistor network generation.
机译:本文表明,双栅极器件(如独立栅极(IG)FinFET)在逻辑合成期间的晶体管网络生成步骤中带来了新的挑战。要点是,减少给定布尔表达式中文字的数量不足以保证最少的IG FinFET网络实现。这样,传统的因式分解方法或基于图的优化可能对生成双门设备的网络可能没有用。从这个意义上讲,本文提出了一种基于图的方法,该方法能够找到有前途的安排来探索每个IG FinFET的分离栅极。实验表明,与传统的晶体管网络生成方法相比,该方法可以减少IG FinFET的数量。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号