首页> 外文会议>IEEE International Conference on Electronics, Circuits and Systems >A Low-Power Multi-Frequency Chopper-Stabilized Readout with Time-Domain Delta-Sigma Modulator Suitable for Neural Recording
【24h】

A Low-Power Multi-Frequency Chopper-Stabilized Readout with Time-Domain Delta-Sigma Modulator Suitable for Neural Recording

机译:具有适用于神经记录的时域δ-Sigma调制器的低功耗多频斩波器稳定读数

获取原文

摘要

This paper presents a readout for multi-channel neural recording. The proposed architecture is implemented with a system-level frequency-division multiplexing technique and a time-domain delta-sigma modulator. Subthreshold region operation and the time-domain delta-sigma modulator achieves a reduction of the current dissipation. The multiplexing technique in the frequency domain enhances the power efficiency by sharing an instrumentation amplifier and the delta-sigma modulator in each channel. The proposed circuit employs a pulse-width summation technique to achieve frequency-division multiplexing in the time-domain delta-sigma modulator. The multiplexing technique of multiple frequency chopper stabilization can eliminate flicker noise and offsets. The proposed two-channel readout occupies 0.067 mm2 per channel and is designed with 0.18-µm CMOS technology. The spurious-free dynamic range is up to 50 dB in a bandwidth of 625 Hz with a low power consumption of 520 nW per channel.
机译:本文提出了多通道神经记录的读数。所提出的体系结构用系统级频分复用技术和时域Δ-Σ调制器实现。亚阈值区域操作和时域Δ-Σ调制器实现了电流耗散的降低。频域中的多路复用技术通过在每个通道中共享仪表放大器和Delta-Sigma调制器来增强功率效率。所提出的电路采用脉冲宽度求和技术,以在时域Δ-Σ调制器中实现频分复用。多次频率斩波稳定化的多路复用技术可以消除闪烁的噪声和偏移。所提出的双通道读数占用0.067 mm 2 每个通道,设计为CMOS技术0.18-μm。无杂散的动态范围高达50 dB,带宽为625 Hz,每个通道的低功耗为520 nW。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号