首页> 外文会议>IEEE International Conference on Electronics, Circuits and Systems >Analyzing the impact of the Operating System on the Reliability of a RISC-V FPGA Implementation
【24h】

Analyzing the impact of the Operating System on the Reliability of a RISC-V FPGA Implementation

机译:分析操作系统对RISC-V FPGA实施可靠性的影响

获取原文

摘要

Front-end designs of OS-powered SoCs are developed to be implemented on SRAM-based FPGAs, which can be used in low-cost space applications. In this work, we evaluate the impact of OS on the reliability of a RISC-V based SoC, against configuration memory upsets. The results show that these upsets in the presence of OS barely affect the number of silent data corruptions, whereas the single event functional interruption rate increases about 3.6 times as compared to the bare-metal program execution. We also conclude that single event functional interruption rate due to configuration memory upsets show less dependence on the user application workload as compared to silent data corruption rates.
机译:开发OS供电SOC的前端设计以在基于SRAM的FPGA上实现,可用于低成本空间应用。在这项工作中,我们评估了OS对基于RISC-V SoC的可靠性的影响,反对配置内存UPSets。结果表明,与裸金属程序执行相比,OS的存在几乎没有影响静音数据损坏的数量,而单个事件功能中断速率增加约3.6倍。我们还得出结论,与配置存储器UPSET引起的单个事件功能中断率显示出与静默数据损坏速率相比的用户应用程序工作负载的依赖性较少。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号