首页> 外文会议>International Symposium on Field-Programmable Custom Computing Machines >A Power-Efficient FPGA-Based Mixture-of-Gaussian (MoG) Background Subtraction for Full-HD Resolution
【24h】

A Power-Efficient FPGA-Based Mixture-of-Gaussian (MoG) Background Subtraction for Full-HD Resolution

机译:基于FPGA的高能效高斯混合(MoG)背景减法,可实现全高清分辨率

获取原文

摘要

This short paper briefly describes an FPGA-based realization of MoG background subtraction operating at full-HD frame resolution. Our HW hand-crafted MoG consists of 77 pipeline stages operating at 148.5 MHz implemented on a Zynq-7000 SoC. The results very high efficiency with a power consumption of less than 500 mW which is 600X more efficient than an embedded software solution.
机译:这篇简短的文章简要描述了以FPGA为基础的MoG背景扣除的全高清帧分辨率操作。我们的硬件手工MoG包含77个流水线级,这些流水线级在Zynq-7000 SoC上以148.5 MHz运行。产生的结果是非常高的效率,功耗不到500 mW,这比嵌入式软件解决方案的效率高600倍。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号