首页> 外文会议>International Symposium on Design and Diagnostics of Electronic Circuits Systems >Studying DAC capacitor-array degradation in charge-redistribution SAR ADCs
【24h】

Studying DAC capacitor-array degradation in charge-redistribution SAR ADCs

机译:研究电荷分配SAR ADC中DAC电容器阵列的退化

获取原文

摘要

In this paper, system-level behavioural models are used to simulate the aging-related degradation effects in the DAC capacitor array of a charge-redistribution successive approximation register (SAR) ADC because of the large calculation time of transistor-level aging simulators. A performance-analysis system based on the degraded models has been implemented in the LabVIEW environment in order to study the aging effects in static and dynamic performance parameters. A comparison of results from the degradation in the buffer and comparator with reference to the degradation in the capacitor array has also been conducted. Most of the static and dynamic performance parameters are severely affected by the DAC capacitor-array degradations. Whereas, in case of the buffer and comparator degradations, only offset from the static performance parameters and all of the dynamic performance parameters are severely affected. The simulation results can be used in advance by electronic designers to come to a more reliable design, especially in aging-critical technology nodes.
机译:在本文中,由于晶体管级老化模拟器的计算时间较长,因此系统级的行为模型可用于模拟电荷重新分配逐次逼近寄存器(SAR)ADC的DAC电容器阵列中与老化相关的退化效应。为了研究静态和动态性能参数中的老化效应,已在LabVIEW环境中实现了基于降级模型的性能分析系统。还已经对缓冲器和比较器中的退化结果与电容器阵列中的退化进行了比较。 DAC电容器阵列性能下降会严重影响大多数静态和动态性能参数。而在缓冲器和比较器性能下降的情况下,只有相对于静态性能参数的偏移以及所有动态性能参数会受到严重影响。电子设计人员可以提前使用仿真结果来获得更可靠的设计,尤其是在老化关键的技术节点中。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号