首页> 外文会议>Asia and South Pacific Design Automation Conference >A coherent hybrid SRAM and STT-RAM L1 cache architecture for shared memory multicores
【24h】

A coherent hybrid SRAM and STT-RAM L1 cache architecture for shared memory multicores

机译:共享内存多核的相干混合SRAM和STT-RAM L1缓存体系结构

获取原文

摘要

STT-RAM is an emerging NVRAM technology that promises high density, low energy and a comparable access speed to conventional SRAM. This paper proposes a hybrid L1 cache architecture that incorporates both SRAM and STT-RAM. The key novelty of the proposal is the exploition of the MESI cache coherence protocol to perform dynamic block reallocation between different cache partitions. Compared to the pure SRAM-based design, our hybrid scheme achieves 38% of energy saving with a mere 0.8% IPC degradation while extending the lifespan of STT-RAM partition at the same time.
机译:STT-RAM是一种新兴的NVRAM技术,有望实现高密度,低能耗和与传统SRAM相当的访问速度。本文提出了一种混合的L1缓存体系结构,该体系结构同时包含SRAM和STT-RAM。该提案的关键新颖之处在于利用MESI缓存一致性协议在不同缓存分区之间执行动态块重新分配。与基于纯SRAM的设计相比,我们的混合方案实现了38%的节能效果,IPC降幅仅为0.8%,同时延长了STT-RAM分区的使用寿命。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号