首页> 外文会议>IEEE International Conference on Solid-State and Integrated Circuit Technology >A 12-bit 250MSPS Pipeline ADC with 4Gbps serial output interface
【24h】

A 12-bit 250MSPS Pipeline ADC with 4Gbps serial output interface

机译:具有4Gbps串行输出接口的12位250msps管道ADC

获取原文

摘要

A 12-bit 250MSPS Pipeline ADC with serial output interface is presented. The pseudo random (PN) calibration technique is used to improve the dynamic performance in the high speed ADC. A integrated serial output interface is implemented to convert 12 bit parallel data into a differential serial data stream. The whole pipeline ADC was fabricated in 180nm 1.8 V 1P5M CMOS process. Test results show that the ADC can achieve SNR of 69.92dB and SFDR of 81.17dB with 20MHz input signal at full sampling speed. The active ADC with the serial output interface consumes a power consumption of 395mW and occupies an area of 2.5*3.2mm2, where the active area of the interface is 0.5*1.5mm.
机译:提出了一个带串行输出接口的12位250msps管道ADC。伪随机(PN)校准技术用于提高高速ADC中的动态性能。实现集成的串行输出接口以将12位并行数据转换为差分串行数据流。整个管道ADC在180nm 1.8V 1P5M CMOS工艺中制造。测试结果表明,ADC可以全采样速度为20MHz输入信号实现69.92dB和SFDR的SNR。具有串行输出接口的活动ADC消耗395MW的功耗,占据2.5 * 3.2mm2的面积,其中界面的有源区域为0.5 * 1.5mm。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号