首页> 外文会议>IEEE International Conference on Solid-State and Integrated Circuit Technology >Integrated successive approximation register analog-to-digital converter for healthcare systems applications
【24h】

Integrated successive approximation register analog-to-digital converter for healthcare systems applications

机译:集成的逐次逼近寄存器模数转换器,用于医疗保健系统应用

获取原文
获取外文期刊封面目录资料

摘要

This paper presents low-power radio-frequency identification (RFID) technology for intelligent healthcare systems. The proposed a 1-V 8-bit successive approximation register (SAR) analog-to-digital converter (ADC) implemented in TSMC 0.18-um CMOS process is presented. By applying SAR control logic that reduces half comparator and digital circuit power consumption, the provided SAR ADC achieves low power consumption. Measured results show that at the supply voltage of 1.0 V and sampling rate of 2 MS/s, the proposed SAR ADC achieves a spurious-free dynamic range (SFDR) of 49.8 dB, a signal-to-noise and distortion ratio (SNDR) of 44.8 dB, an effective number of bits (ENOB) of 7.15 bits, a differential nonlinearity (DNL) of 0.39 LSB, an integral nonlinearity (INL) of 1.6 LSB and a power consumption of 40.2 μW.
机译:本文介绍了用于智能医疗系统的低功率射频识别(RFID)技术。提出了采用台积电(TSMC)0.18um CMOS工艺实现的1V 8位逐次逼近寄存器(SAR)模数转换器(ADC)。通过应用可将比较器和数字电路功耗降低一半的SAR控制逻辑,所提供的SAR ADC可以实现低功耗。测量结果表明,在1.0 V的电源电压和2 MS / s的采样率下,拟议的SAR ADC可以实现49.8 dB的无杂散动态范围(SFDR),信噪比和失真比(SNDR)。 44.8 dB的有效位数,7.15位的有效位数(ENOB),0.39 LSB的差分非线性(DNL),1.6 LSB的积分非线性(INL)和40.2μW的功耗。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号