首页> 外文会议>Annual IEEE India Conference >An approach to accelerate deformable image registration by FPGA based mutual information calculation and pattern search optimization
【24h】

An approach to accelerate deformable image registration by FPGA based mutual information calculation and pattern search optimization

机译:一种基于FPGA的相互信息计算和模式搜索优化的可变形图像配准的方法

获取原文

摘要

Real time computation of deformation fields is essential for automated deformable image registration algorithms for time critical applications. However, the computational power of current microprocessors is not sufficient for real time computation of it; therefore requiring implementations using either massively parallel computers or application-specific hardware accelerators. A sequential pipeline for the calculation of mutual information is presented which allows a faster implementation of deformable image registration process. Hierarchical image subdivision based registration algorithm with mutual information (MI) as the cost function is used. A low memory parallel implementation of MI calculation is proposed here. The final objective of image registration is achieved by a software and hardware implementation, where host computer performs pattern search optimization (PSO) and FPGA calculates MI required for optimization.
机译:变形字段的实时计算对于时间关键应用的自动变形图像配准算法是必不可少的。然而,当前微处理器的计算功率不足以实时计算;因此,需要使用大规模平行计算机或特定于应用的硬件加速器的实现。提出了一种用于计算互信息的顺序管道,其允许更快地实现可变形图像配准过程。基于分层图像细分的基于互信息(MI)作为成本函数的配准算法。这里提出了一种低存储器并行实现MI计算。图像配准的最终目标是通过软件和硬件实现实现的,其中主计算机执行模式搜索优化(PSO)和FPGA计算优化所需的MI。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号