首页> 外文会议>International Congress on Image and Signal Processing >A continuous-time low-pass sigma-delta ADC chip design for LTE communication application and bio-signal acquisitions
【24h】

A continuous-time low-pass sigma-delta ADC chip design for LTE communication application and bio-signal acquisitions

机译:用于LTE通信应用和生物信号采集的连续时间低通sigma-delta ADC芯片设计

获取原文

摘要

This paper presents a continuous time lowpass sigma-delta ADC for LTE communication with a chain of integrators and with capacitive feedforward summation (CICFF) plus circuit - which is an ideal function for implementation in low power applications. The summation of feedforward signals is achieved by capacitors plus, without the essential thing of any extra active components which can be used for electroencephalogram (EEG) or electrocardiogram (ECG) signal acquisition systems. The quantizer uses a 1-bit comparator which can achieve high linearity easily. The chip was implemented in 1.8 V supply voltage which works as a part of the biological signal acquisition system. Tested results have achieved a dynamic range of 52 dB over a 5 MHz signal bandwidth, a peak SNDR of 55.33 dB and power dissipation of 24.5 mW.
机译:本文提出了一种用于LTE通信的连续时间低通sigma-delta ADC,它具有一系列积分器以及电容性前馈求和(CICFF)加电路-这是在低功耗应用中实现的理想功能。前馈信号的总和由电容器加上,而无需任何可用于脑电图(EEG)或心电图(ECG)信号采集系统的额外有源组件。量化器使用1位比较器,可以轻松实现高线性度。该芯片采用1.8 V电源电压实现,该电源电压是生物信号采集系统的一部分。测试结果在5 MHz信号带宽上实现了52 dB的动态范围,SNDR的峰值为55.33 dB,功耗为24.5 mW。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号