首页> 外文会议>European Solid‐State Circuits Conference >A 0.6–1V input capacitor-less asynchronous digital LDO with fast transient response achieving 9.5b over 500mA loading range in 65-nm CMOS
【24h】

A 0.6–1V input capacitor-less asynchronous digital LDO with fast transient response achieving 9.5b over 500mA loading range in 65-nm CMOS

机译:0.6-1V输入电容器较少的异步数字LDO,具有快速瞬态响应,可实现9.5B超过500mA的加载范围,在65纳米CMOS中

获取原文

摘要

A 65-nm external capacitor-less asynchronous digital low drop-out regulator (DLDO) with adaptive sizing and fast transient response is presented in this paper. Operating at a wide input voltage range from as low as 0.6V to 1V, this DLDO is capable of delivering a maximum current of 500mA with 50mV drop-out voltage. The proposed adaptive sizing featured by row-column-bit 3-dimensional (3D) power stage and its asynchronous adaptive digital pipeline control have enabled a fast transient response to nanoseconds' loading current change and a 200mV per 10ns reference voltage switching, as well as a fine resolution of 768 levels (~9.5 bits) with a 5mV output ripple. The quiescent current consumed by this DLDO at steady operation is as low as 300μA over the whole input range.
机译:本文介绍了具有适应性尺寸和快速瞬态响应的65nm外部电容器的异步数字低丢失调节器(DLDO)。在宽的输入电压范围内操作,低至0.6V至1V,该DLDO能够提供50mV掉落电压的最大电流500mA。由行列比特3维(3D)功率级及其异步自适应数字管道控制特征的所提出的自适应尺寸使得能够对纳秒的加载电流变化和200mV,每个10ns参考电压切换以及200mV的快速瞬态响应。具有5MV输出纹波的768级(〜9.5位)的精细分辨率。在整个输入范围内,该DLDO消耗的静态电流低至300μA。

著录项

相似文献

  • 外文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号