首页> 外文会议>European Solid‐State Circuits Conference >An injection-locking based programmable fractional frequency divider with 0.2 division step for quantization noise reduction
【24h】

An injection-locking based programmable fractional frequency divider with 0.2 division step for quantization noise reduction

机译:基于注射锁定的可编程分数分频器,具有0.2划分步骤,用于降低量化降噪

获取原文
获取外文期刊封面目录资料

摘要

A programmable fractional frequency divider with a division step size of 0.2 has been proposed in this paper. The circuit consists of a 5-stage ring oscillator which is injection locked to an external source. The different phases from the ring oscillator are linearly combined in a Phase Combiner (PC) based on the select signals produced by a state machine. These select signals are resynchronized with the phases to avoid glitches. This phase combined signal is then presented to a low-power dynamic divider set to division by an integer I. The result is a division by I.F where F is a multiple of the division step size 0.2. When used in a fractional-N PLL, this division step size reduction has the effect of reducing the quantization noise by 14 dB as compared to the case where a conventional multi-modulus divider (MMD) with division ratio step size of 1 is used.
机译:本文已经提出了一种具有分割步长的可编程分频分频器。电路由一个5级环形振荡器组成,该振荡器被锁定到外部源。来自环振荡器的不同相位基于由状态机产生的选择信号在相位组合器(PC)中线性组合。这些选择信号与阶段重新同步以避免故障。然后将该相位组合信号呈现为由整数I设置为划分的低功率动态分频器。结果是I.F的划分,其中F是分割步长0.2的倍数。当在分数-NPLL中使用时,该划分步长减小的效果与使用分割比率步长的传统多模数分配器(MMD)的情况相比,通过将具有分配比率的幂(MMD)的壳体相比降低14dB的效果。

著录项

相似文献

  • 外文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号