首页> 外文会议>IEEE International Conference on Intelligent Engineering Systems >Versatile Hardware Architecture of a Support Platform for Spatial Image Processing Accelerators using Xilinx SoCs
【24h】

Versatile Hardware Architecture of a Support Platform for Spatial Image Processing Accelerators using Xilinx SoCs

机译:用于使用Xilinx SoC的空间图像处理加速器的支持平台的多功能硬件架构

获取原文

摘要

In this paper, a novel hardware architecture of a support platform for spatial image process accelerators using Xilinx SoCs is presented. The proposed architecture supports any spatial image processing accelerator that maintains a simple handshaking protocol regardless of the latency of the accelerator. The design of the support platform allows rapid development of spatial image processing accelerators by isolating the complex task of managing the data transfers back and forth from the main memory. Multiple instances of the support platform were instantiated using two different edge detection accelerators at a core clock rate of 105 MHz for test purposes. The system was processing 1920x1080 pixel frames at a rate of 205 frames per second. The importance of this research is to provide a scalable platform for high-performance video image processing applications like in medical robotics.
机译:本文介绍了使用Xilinx SoCs的空间图像处理加速器的支持平台的新硬件架构。 该建议的架构支持任何空间图像处理加速器,其维护简单的握手协议,无论加速器的延迟如何。 支持平台的设计允许通过隔离从主存储器来回管理数据传输的复杂任务来快速开发空间图像处理加速器。 使用两个不同的边缘检测加速器在105MHz的核心时钟速率下实例化支持平台的多个实例,以进行测试。 该系统以每秒205帧的速率处理1920x1080像素帧。 本研究的重要性是为在医疗机器人中提供一种可扩展的高性能视频图像处理应用程序。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号