首页> 外文会议>IEEE International Symposium on Asynchronous Circuits and Systems >Design and Implementation of a GALS Adapter for ANoC based Architectures
【24h】

Design and Implementation of a GALS Adapter for ANoC based Architectures

机译:基于ANOC的ANOC的GALS适配器的设计与实现

获取原文

摘要

As Globally Asynchronous Locally Synchronous (GALS) systems are becoming preponderant in complex SoC and NoC, we present the design and implementation of a new GALS adapter to be used in ANoC, an asynchronous NoC architecture. The proposed GALS adapter is a complete IP integration module, including a new FIFO based design using a Johnson-encoding principle for timing domains interfacing, and a local programmable clock generator for the IP unit. The GALS adapter has been implemented in a ST 65nm technology in standard-cell based design. It is provided as a hard-macro for easy IP integration, can generate 256 clock frequencies from 25 MHz to 1 GHz, and achieves 500 MHz nominal throughput from a clocked domain to a QDI asynchronous logic NoC.
机译:随着全局异步的本地同步(GALS)系统在复杂的SOC和NOC中成为优势,我们展示了一种用于ANOC的新型GALS适配器的设计和实现,异步NoC架构。所提出的GALS适配器是一个完整的IP集成模块,包括使用Johnson编码原理的新型基于FIFO的设计,用于定时域接口,以及IP单元的本地可编程时钟发生器。 GALS适配器已在基于标准单元的设计中的ST 65nm技术中实现。它作为易于IP集成的硬宏提供,可以从25 MHz到1 GHz生成256个时钟频率,并从一个时钟域实现500 MHz标称吞吐量到QDI异步逻辑NOC。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号