首页> 外文会议>International symposium on advanced parallel processing technologies >Interrupt Modeling and Verification for Embedded Systems Based on Time Petri Nets
【24h】

Interrupt Modeling and Verification for Embedded Systems Based on Time Petri Nets

机译:基于时间Petri网的嵌入式系统中断建模与验证

获取原文

摘要

The embedded systems are interrupt-driven systems, but the triggered methods of interrupts are with randomness and uncertainty. The behavior of interrupt can be quite difficult to fully understand, and many catastrophic system failures are caused by unexpected behaviors. Therefore, interrupt-driven systems need high quality tests, but there is lack of effective interrupt system detection method at present. In this paper, a modeling method of interrupt system is firstly proposed based on time Petri nets, which has ability of describing concurrency and time series. Then the time petri nets are transformed into timed automata for model checking. Consequentially, a symbolic encoding approach is investigated for formalized timed automata, through which the timed automata could be bounded model checked (BMC) with regard to invariant properties by using Satisfiability Modulo Theories (SMT) solving technique. Finally, Z3 is used in the experiments to evaluate the effectiveness of our approach.
机译:嵌入式系统是中断驱动的系统,但是中断的触发方法具有随机性和不确定性。中断的行为可能很难完全理解,许多灾难性的系统故障是由意外行为引起的。因此,中断驱动系统需要高质量的测试,但是目前缺乏有效的中断系统检测方法。本文首先提出了一种基于时间Petri网的中断系统建模方法,该方法具有描述并发性和时间序列的能力。然后将时间陪替氏网转换为定时自动机以进行模型检查。因此,研究了一种形式化定时自动机的符号编码方法,通过该方法,可以使用可满足性模理论(SMT)解决技术对定时自动机的不变性进行边界模型检验(BMC)。最后,在实验中使用Z3来评估我们方法的有效性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号