首页> 外文会议>IEEE International Conference on ASIC >Design of a high throughput configurable variable-length FFT processor based on switch network architecture
【24h】

Design of a high throughput configurable variable-length FFT processor based on switch network architecture

机译:基于交换网络架构的高吞吐量可配置可变长度FFT处理器设计

获取原文

摘要

Fast Fourier transform (FFT) is one of the key operations in digital communication systems and digital signal processing platforms. This paper presents a design of high throughput variable-length FFT processor based on switch network (SN) architecture. Meanwhile, strong runtime configurability and scalability is exploited. Considering the support for variable-length FFT as well as the balance between speed and cost, the mixed-radix (MR) technique and in-place strategy are used. In addition, auto synchronization method is proposed to make stage pipelined mode work efficiently. Batch processing mode is also proposed to boost performance for small size FFTs. The results show that the throughput for 16-point to 256-point FFT can be improved from 5.8X to 1.2X, respectively. The processor supports 16- to 8192-point FFT and provides about 2GSamples/s for FFT size less than or equal to 256 by batch processing, and 1GSamples/s throughput for larger size FFT at 500MHz. The core area is 2.04 mm2 and the power consumption is 68 mW at 100MHz for 1k-point.
机译:快速傅立叶变换(FFT)是数字通信系统和数字信号处理平台中的关键操作之一。本文提出了一种基于交换网络(SN)架构的高吞吐量可变长度FFT处理器的设计。同时,利用了强大的运行时可配置性和可伸缩性。考虑到对可变长度FFT的支持以及速度和成本之间的平衡,使用了混合基数(MR)技术和就地策略。此外,提出了一种自动同步方法,以使阶段流水线模式有效地工作。还提出了批处理模式以提高小尺寸FFT的性能。结果表明,16点至256点FFT的吞吐量可以分别从5.8倍提高到1.2倍。该处理器支持16至8192点FFT,并通过批处理为小于或等于256的FFT提供约2GSamples / s的吞吐量,对于在500MHz时具有较大尺寸的FFT提供1GSamples / s的吞吐量。核心面积为2.04 mm 2 ,在1k点的100MHz功耗为68mW。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号