首页> 外文会议>IEEE International Conference on Industrial Informatics >Investigating a four-issue deterministic VLIW architecture for real-time systems
【24h】

Investigating a four-issue deterministic VLIW architecture for real-time systems

机译:调查用于实时系统的四个问题型VLIW架构

获取原文

摘要

The correct functioning of real-time systems depends not only on the logically correct response, but also the time when it is given. This type of application is increasingly present today and the processing demand is such that complex processors are needed. Unfortunately general purpose processors are not well suitable for hard real-time applications due to their non-deterministic behavior caused by the use of cache memories, branch prediction, speculative execution and out-of-order pipelines. The goal of this work is to investigate pipeline performance of VLIW (Very Long Instruction Word) architectures for real-time systems with an in-order pipeline, a direct mapped instruction cache and a scratchpad memory to accelerate data memory. The prototype was implemented in VHDL considering the HP VLIW ST231 ISA. We present quantification of WCET and average-case performance and discuss some of the performance loss on using only pure deterministic design.
机译:实时系统的正确运作不仅取决于逻辑上正确的响应,还取决于给出的时间。今天越来越多地存在这种应用,并且处理需求是需要复杂的处理器。遗憾的是,由于使用高速缓存存储器,分支预测,推测执行和无序管道引起的非确定性行为,通用处理器不适合硬实时应用。这项工作的目标是调查VLIW(非常长的指令词)架构的管道性能,用于具有阶流水线,直接映射指令高速缓存和刮擦存储器来加速数据存储器的实时系统。考虑到HP VLIW ST231 ISA,在VHDL中实现了原型。我们呈现WCET和平均案例性能的量化,并讨论了仅使用纯粹的确定性设计的一些性能损失。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号