首页> 外文会议>International Conference on Signal Processing and Communication Systems >FPGA Based Implementation and Area Performance Analysis of Sigma-Delta Modulated Steepest Algorithm for Channel Equalization
【24h】

FPGA Based Implementation and Area Performance Analysis of Sigma-Delta Modulated Steepest Algorithm for Channel Equalization

机译:基于FPGA的Sigma-Delta的实施与面积性能分析,用于频道均等化的近速最速率

获取原文

摘要

FPGA is now a common approach for implementing a wide range of DSP systems from simple to complex. Sigma-delta modulation (SDM) technique in combination with short word-length systems is attractive for almost all DSP applications. In this work, we design an adaptive channel equalizer on MATLAB and FPGA using sigma-delta modulation techniques to implement an improved steepest descent algorithm. Further, for functional validation and area performance analysis, the design is compared with its corresponding multi-bit implementation. The area-performance analysis validates the SDM as a useful technique for word length reduction.
机译:FPGA现在是实现从简单复杂的广泛DSP系统的常用方法。 Sigma-Delta调制(SDM)技术与短字长系统结合使用几乎所有DSP应用都具有吸引力。在这项工作中,我们使用Sigma-Delta调制技术在MATLAB和FPGA上设计了一个自适应信道均衡器,以实现改进的速度下降算法。此外,对于功能验证和区域性能分析,将设计与其相应的多位实现进行了比较。区域性能分析将SDM验证为单词长度减少的有用技术。

著录项

相似文献

  • 外文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号