首页> 外文会议>International conference on machinery electronics and control engineering >Performance Improvement of Digital Phase Locked Loop Algorithm using All Pass Filter and Low Pass Filter for Grid Connected Inverter Reference
【24h】

Performance Improvement of Digital Phase Locked Loop Algorithm using All Pass Filter and Low Pass Filter for Grid Connected Inverter Reference

机译:并网逆变器参考中使用全通滤波器和低通滤波器的数字锁相环算法的性能改进

获取原文

摘要

Digital Phase Locked Loop (PLL) is an algorithm that is used to detect the phase,frequency,and amplitude of a signal.The output of digital PLL algorithm can be used as synchronization reference for grid connected inverter.A digital PLL algorithm is very popular to be used since its structure is very simple and it has high accuracy.However,the output of digital PLL is not stable if the input reference frequency is shifted from the pre-defined fundamental frequency and that condition will result an oscillation in digital PLL output.In this paper,an algorithm modification is employed using low pass filter and all pass filter to improve the digital PLL output response under various condition.All simulation results will be shown and compared to the conventional algorithm.
机译:数字锁相环(PLL)是一种用于检测信号的相位,频率和幅度的算法。数字PLL算法的输出可以用作并网逆变器的同步参考。数字PLL算法非常流行由于其结构非常简单且具有很高的精度,因此可以使用。但是,如果输入参考频率从预定义的基本频率偏移,则数字PLL的输出将不稳定,并且该条件将导致数字PLL输出的振荡本文采用低通滤波器和全通滤波器对算法进行了改进,以改善数字锁相环在各种条件下的输出响应。所有仿真结果都将与传统算法进行比较。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号