首页> 外文会议>Asilomar Conference on Signals, Systems and Computers >Integration of butterfly and inverse butterfly nets in embedded processors: Effects on power saving
【24h】

Integration of butterfly and inverse butterfly nets in embedded processors: Effects on power saving

机译:蝶形和反向蝶形网在嵌入式处理器中的集成:对节能的影响

获取原文

摘要

Many software functions are not efficiently executed by standard microprocessors. This happens when the operation granularity and data wordlength are different with respect to those of the microprocessor's architecture. Important improvements in speed and power can be obtained by integrating hardware accelerators in standard microprocessor architectures. This work, based on [1], shows that the integration of a Bit Manipulation Unit (BMU) [2] in an Altera NIOS-2 soft processor architecture [3] allows very interesting speed-up and power saving factors.
机译:标准微处理器无法有效地执行许多软件功能。当操作粒度和数据字长相对于微处理器体系结构的粒度和数据字长不同时,就会发生这种情况。通过将硬件加速器集成到标准微处理器体系结构中,可以大大提高速度和功耗。基于[1]的工作表明,在Altera NIOS-2软处理器架构[3]中集成位处理单元(BMU)[2]可以实现非常有趣的提速和省电因素。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号