首页> 外文会议>International symposium on progress in VLSI design and test >A Hamming code based technique to resolve the bit flip impact on compressed VLSI test data in IP core based SoC
【24h】

A Hamming code based technique to resolve the bit flip impact on compressed VLSI test data in IP core based SoC

机译:基于汉明码的技术解析了基于IP核心的压缩VLSI测试数据的位翻转影响

获取原文

摘要

Increase in design complication for current and future era of microelectronics technologies and mechanisms used for data transmission leads to an increased sensitivity to bit-flip errors. As we know, multiple cores are built in a single system on chip (SoC) and to test that SoC, test vectors are transferred from automatic test equipment (ATE) via serial communication link. Now if there is a defect in this communication link, data may flip and creates an error. Such error can lead to an unexpected behavior of the system, loss in data uniformity and results in unreliable system. This paper proposes the new solutions to resolve such bit flip effect. Here Hamming code based technique is used on different compressed vlsi test data to resolve bit flip effect and the results are evaluated and analyzed based on their fault coverage. The obtained simulation results show the productiveness of the proposed solutions.
机译:用于数据传输的微电子技术的当前和未来时代的设计复杂性的增加导致对位翻转误差的敏感性增加。众所周知,多个核心内置在芯片(SOC)上的单个系统中,并测试SOC,测试向量通过串行通信链路从自动测试设备(ATE)传输。现在,如果此通信链路中存在缺陷,则数据可以翻转并创建错误。此类错误可能导致系统的意外行为,数据均匀性损失并导致不可靠的系统。本文提出了解决这些位翻转效果的新解决方案。在这里,基于汉明的码代码的技术用于不同的压缩VLSI测试数据以解决比特触觉效果,并根据其故障覆盖进行评估和分析结果。所获得的仿真结果表明了提出的解决方案的内容。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号