首页> 外文会议>International Conference on Wireless Communications, Networking and Mobile Computing >Design and FPGA Implementation of MAC-PHY Interface Based on PCI Express for Next-Generation WLANs
【24h】

Design and FPGA Implementation of MAC-PHY Interface Based on PCI Express for Next-Generation WLANs

机译:基于PCI Express的下一代WLAN MAC-PHY接口的设计和FPGA实现

获取原文

摘要

In this paper, the design and implementation of a novel MAC-PHY interface (MPI) protocol are presented, based on peripheral component interconnect express (PCIe) bus and field programmable gate array (FPGA). Through the high-performance FPGA and high-speed bus PCIe, the proposed MPI architecture realizes a transparent, reliable, high-rate, low-delay, and efficient communication between medium access control (MAC) layer and physical (PHY) layer. By undertaking certain functions of the central processing unit (CPU) for MAC layer and FPGAs for PHY layer, MPI can reduce the burden of them. Thus they have more resources for processing mass data and complex algorithms, which will help systems achieve gigabit-per-second (Gbps) throughput demanded in the next generation wireless local area networks (WLANs). Based on a very high throughput (VHT) WLAN testbed system, the MPI protocol is implemented on Xilinx Virtex-6 LX130T FPGA. Test results under indoor environments verify that the proposed MPI architecture can achieve a throughput of 1.21Gbps.
机译:本文提出了一种基于外围组件互连表示(PCIe)总线和现场可编程门阵列(FPGA)的新型MAC-PHY接口(MPI)协议的设计和实现。通过高性能FPGA和高速总线PCIe,所提出的MPI体系结构实现了媒体访问控制(MAC)层与物理(PHY)层之间的透明,可靠,高速率,低延迟和高效的通信。通过承担用于MAC层的中央处理器(CPU)和用于PHY层的FPGA的某些功能,MPI可以减轻它们的负担。因此,它们拥有更多的资源来处理海量数据和复杂的算法,这将帮助系统实现下一代无线局域网(WLAN)所需的每秒千兆比特(Gbps)吞吐量。基于超高吞吐量(VHT)WLAN测试平台系统,MPI协议在Xilinx Virtex-6 LX130T FPGA上实现。在室内环境下的测试结果证明,提出的MPI体系结构可以实现1.21Gbps的吞吐量。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号