首页> 外文会议>2011 40th International Conference on Parallel Processing Workshops >An Efficient Approach of Power Reducing for Scratch-Pad Memory Based Embedded Systems
【24h】

An Efficient Approach of Power Reducing for Scratch-Pad Memory Based Embedded Systems

机译:一种基于便签式存储器的嵌入式系统的高效节能方法

获取原文

摘要

Scratch-pad memory (SPM) is widely used in embedded systems. It is a topical and crucial subject to reduce power consumption for SPM systems, since high power consumption can reduce systems reliability and increase the cost and size of heat sinks. In this paper, we propose an effective approach of power reducing to scale down voltage and frequency as much as possible. We first pipelined data transference and processing. Second, we find the comparative time slack between fast data processing and low data transference, and then provide both single and dynamic scaling to reduce power consumption. We conduct our approach on the simulator of Trim ran, and the experimental results show that the approach achieves significant power reduction improvement while the run-time performance outperforms previous work.
机译:便签式存储器(SPM)广泛用于嵌入式系统中。降低SPM系统的功耗是一个主题性且至关重要的主题,因为高功耗会降低系统可靠性并增加散热器的成本和尺寸。在本文中,我们提出了一种有效的降低功率的方法,以尽可能地减小电压和频率。我们首先进行流水线式的数据传输和处理。其次,我们发现快速数据处理和低数据传输之间的比较时间松弛,然后提供单次缩放和动态缩放以减少功耗。我们在Trim ran的模拟器上进行了实验,实验结果表明,该方法可显着降低功耗,而运行时性能则优于先前的工作。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号