首页> 外文会议>2011 9th East-West Design Test Symposium >Efficient selective compaction and un-compaction of inconsequential logical design units in the schematic representation of a design
【24h】

Efficient selective compaction and un-compaction of inconsequential logical design units in the schematic representation of a design

机译:设计示意图中无效逻辑设计单元的有效选择性压缩和非压缩

获取原文

摘要

Design for Test (DFT) introduces certain elements such as buffers, inverter-pairs etc, though inconsequential, are integral part of a digital design. However, while debugging a circuit schematically, they waste precious real estate when a designer is mostly interested in the logical design elements. At the same time, it is important that these inconsequential elements are not discarded altogether as they could play an important role in the DFT debugging process such as buffer at pin output that fans out to multiple gates preserving the pin's hierarchical information when a design is flattened into primitives. This paper presents a novel approach that allows a designer to efficiently compact/un-compact inconsequential design components both completely/selectively in the design schematic, thus aiding the structural debugging process.
机译:测试设计(DFT)引入了某些元素,例如缓冲器,反相器对等,尽管这无关紧要,但却是数字设计的组成部分。但是,在对电路进行示意性调试时,当设计人员对逻辑设计元素最感兴趣时,它们浪费了宝贵的空间。同时,重要的是不要完全丢弃这些无关紧要的元素,因为它们可能会在DFT调试过程中发挥重要作用,例如引脚输出处的缓冲器会在平展设计时扇出多个栅极以保留引脚的分层信息。成原始体。本文提出了一种新颖的方法,使设计人员可以在设计示意图中完全/选择性地有效压缩/取消压缩无关紧要的设计组件,从而帮助进行结构调试过程。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号