首页> 外文会议>Conference on nanosensors, biosensors, and info-tech sensors and systems >A new architecture for designing noise-tolerant digital circuits
【24h】

A new architecture for designing noise-tolerant digital circuits

机译:设计耐噪声数字电路的新架构

获取原文

摘要

Defects and faults arise from physical imperfections and noise susceptibility of the analog circuit components used to create digital circuits resulting in computational errors. A probabilistic computational model is needed to quantify and analyze the effect of noisy signals on computational accuracy in digital circuits. This model computes the reliability of digital circuits meaning that the inputs and outputs and their implemented logic function need to be calculated probabilistically. The purpose of this paper is to present a new architecture for designing noise-tolerant digital circuits. The approach we propose is to use a class of single-input, single-output circuits called Reliability Enhancement Network Chain (RENC). A RENC is a concatenation of n simple logic circuits called Reliability Enhancement Network (REN). Each REN can increase the reliability of a digital circuit to a higher level. Reliability of the circuit can approach any desirable level when a RENC composed of a sufficient number of RENs is employed. Moreover, the proposed approach is applicable to the design of any logic circuit implemented with any logic technology.
机译:缺陷和故障源于用于创建数字电路的模拟电路组件的物理缺陷和噪声敏感性,从而导致计算错误。需要一个概率计算模型来量化和分析噪声信号对数字电路中计算精度的影响。该模型计算数字电路的可靠性,这意味着需要概率性地计算输入和输出及其实现的逻辑功能。本文的目的是提出一种用于设计耐噪声数字电路的新架构。我们建议的方法是使用一类称为可靠性增强网络链(RENC)的单输入单输出电路。 RENC是n个简单逻辑电路的串联,称为可靠性增强网络(REN)。每个REN都可以将数字电路的可靠性提高到更高的水平。当采用由足够数量的REN组成的RENC时,电路的可靠性可以达到任何期望的水平。而且,所提出的方法适用于以任何逻辑技术实现的任何逻辑电路的设计。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号