首页> 外文会议>2011 3rd International Conference on Computer Research and Development >A BIST scheme based on resistance match for current-mode R-2R ladder Digital-to-Analog Converter
【24h】

A BIST scheme based on resistance match for current-mode R-2R ladder Digital-to-Analog Converter

机译:基于电阻匹配的BIST方案,用于电流模式R-2R梯形数模转换器

获取原文
获取外文期刊封面目录资料

摘要

This paper presents a Built-in Self-Test (BIST) scheme and its implementation for a current-mode R-2R ladder Digital-to-Analog Converter (DAC). The technique is based on the resistance match of the R-2R ladder in DAC. With the extra Design for Testability (DFT) circuits, test constant current follows into two resistance-matched branches, and the voltage drops on two branches of the resistor ladder change the voltage values at the inputs of the operational amplifier, which works as a comparator in the test mode. The output of the operational amplifier is employed for fault detection through a window comparator, which creates a pass/fail signature signal. The circuit-level simulation and experimental results of the BIST system for a 8-bit DAC in standard CMOS 0.18-µm technology are presented to demonstrate the feasibility of the proposed BIST scheme with fault coverage of 96% and area overhead of approximately 6%.
机译:本文介绍了一种内置自测(BIST)方案及其在电流模式R-2R梯形数模转换器(DAC)中的实现。该技术基于DAC中R-2R梯形的电阻匹配。利用额外的可测性设计(DFT)电路,测试恒定电流进入两个电阻匹配的分支,并且电阻梯形的两个分支上的电压降改变了运算放大器输入端的电压值,该运算放大器用作比较器在测试模式下。运算放大器的输出用于通过窗口比较器进行故障检测,该比较器会生成通过/失败签名信号。提出了采用标准CMOS0.18-μm技术的8位DAC的BIST系统的电路级仿真和实验结果,以证明所提出的BIST方案的可行性(故障覆盖率为96%,面积开销约为6%)。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号