首页> 外文会议>2011 IEEE Second Latin American Symposium on Circuits and Systems >Design of pipelined butterflies from Radix-2 FFT with Decimation in Time algorithm using efficient adder compressors
【24h】

Design of pipelined butterflies from Radix-2 FFT with Decimation in Time algorithm using efficient adder compressors

机译:使用有效加法器压缩器从Radix-2 FFT的带有时间抽取算法的流水线蝴蝶设计

获取原文

摘要

This paper addresses the use of efficient adder compressors in dedicated structures of Radix-2 Decimation in Time (DIT) pipelined butterflies aiming the implementation of low power Fast Fourier Transform (FFT) architecture. In the FFT computation, the butterflies plays a central role, since they allow calculation of complex terms. In this calculation, involving multiplications of input data with appropriate coefficients, the optimization of the butterfly can contribute for the reduction of power consumption of FFT architectures. In this paper different and dedicated structures for the 16 bit-width pipelined radix-2 DIT butterfly running at 100MHz are implemented, where the main goal is to minimize both the number of real multipliers and the critical path of the structures. This is done by changing the structure of the complex multipliers and applying them into the butterflies. For logic synthesis of the implemented butterflies it was used Cadence Encounter RTL Compiler tool with XFAB MOSLP 0.18µm library. Area and power consumption results are presented for the synthesized butterflies. Regarding power consumption, switching activity analysis is performed using 10,000 inputs vectors at inputs of the butterflies. The main results show that when combining the use of pipeline approach and the use of efficient adder compressors, the power consumption of the butterflies is significantly reduced.
机译:本文致力于在Radix-2时间抽取(DIT)流水线蝶形的专用结构中使用高效加法器压缩器,旨在实现低功耗快速傅立叶变换(FFT)架构。在FFT计算中,蝶形起着核心作用,因为它们允许计算复杂项。在这种计算中,涉及将输入数据与适当的系数相乘,蝶形的优化可有助于降低FFT架构的功耗。在本文中,针对以100MHz运行的16位宽流水线radix-2 DIT蝴蝶实现了不同且专用的结构,其主要目标是最小化实数乘法器的数量和结构的关键路径。这是通过更改复数乘法器的结构并将其应用到蝶形中来完成的。为了对实现的蝶形进行逻辑综合,使用了带有XFAB MOSLP 0.18µm库的Cadence Encounter RTL编译器工具。给出了合成蝶形的面积和功耗结果。关于功耗,使用蝶形输入端的10,000个输入向量执行开关活动分析。主要结果表明,将流水线方法与高效加法器压缩机结合使用时,蝶阀的功耗显着降低。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号