首页> 外文会议>IEEE International SOC Conference >High throughput and low power FIR filtering IP cores
【24h】

High throughput and low power FIR filtering IP cores

机译:高吞吐量和低功耗滤波IP核心

获取原文

摘要

This paper presents the implementation of high throughput and low power FIR filtering IP cores. Multiple datapaths are utilized for high throughput and low power is achieved through coefficient segmentation, block processing and combined segmentation and block processing algorithms. The paper presents the complete architectural implementation of these algorithms for high performance applications. The paper describes the design methodology, evaluation environment, and provides results which show up to 33% reduction in power consumption with less than 10% increase in area depending on the number of datapaths.
机译:本文介绍了高吞吐量和低功耗滤波IP核的实现。通过系数分割,块处理和组合分割和块处理算法,实现了多个数据路径,并且通过系数分割,块处理和组合分割和块处理算法实现了低功率。本文介绍了这些算法的完整架构实现,适用于高性能应用。本文介绍了设计方法,评估环境,并提供了由于数据路径数量小于10%的功耗降低高达33%的功耗。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号