首页> 外文会议>IEEE International SOC Conference >ACHIEVING HIGHER DYNAMIC RANGE IN FLASH A/D CONVERTERS
【24h】

ACHIEVING HIGHER DYNAMIC RANGE IN FLASH A/D CONVERTERS

机译:在闪存A / D转换器中实现更高的动态范围

获取原文

摘要

This paper proposes a robust, fault-tolerant scheme to achieve high Spurious Free Dynamic Range (SFDR) in an averaging flash A/D converter using comparator chopping. Chopping of all comparators using a novel array of truly binary random number generators is proposed. Chopping randomizes the residual offset left after averaging, further pushing the dynamic range of the converter. Power consumption and area are reduced because of the relaxed design requirements for the same linearity. The technique has been verified for a 6-bit 1Gsample/s flash ADC under case of process gradients with non-zero mean offsets as high as 60mV and potentially serious spot offset errors as high as 1V for a 2V peak to peak input signal. The proposed technique exhibits an improvement of over 15dB compared to pure averaging flash converters for all cases.
机译:本文提出了一种稳健的容错方案,可以使用比较器斩波实现平均闪光A / D转换器中的高杂散自由动态范围(SFDR)。提出了使用新颖的真正二进制随机数发生器的所有比较器的斩波。斩波随机化平均后留下的残余偏移,进一步推动转换器的动态范围。由于相同线性度的轻松设计要求,功耗和面积减少。该技术在具有高达60mV的非零平均偏移的过程梯度的情况下已经验证了6位1GSample / s闪存ADC,并且可能严重的点偏移误差高达2V峰值的峰值输入信号。与纯平均闪光转换器相比,所提出的技术表现出超过15dB的所有情况。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号