首页> 外文会议>2010 Asia Pacific Conference on Circuit and Systems >Power efficient column operation-based message-passing schedule for regular ldpc decoder
【24h】

Power efficient column operation-based message-passing schedule for regular ldpc decoder

机译:常规ldpc解码器基于功率有效列操作的消息传递时间表

获取原文

摘要

This paper proposes a power efficient column operation-based message passing schedule for an LDPC decoder. Redundant memory accesses and column operations are removed by using the improved column operation-based message passing schedule. Therefore, the number of memory accesses can be significantly reduced, and thus, power consumption can be also reduced. As a result, the experimental results show that the proposed LDPC decoder can save about 27% power consumption and reduce 25% column operations compared with existing designs with the same error correcting performance.
机译:本文提出了一种基于高效列操作的LDPC解码器消息传递时间表。通过使用改进的基于列操作的消息传递计划,可以删除冗余内存访问和列操作。因此,可以显着减少存储器访问的次数,从而也可以减少功耗。结果,实验结果表明,与具有相同纠错性能的现有设计相比,所提出的LDPC解码器可以节省大约27%的功耗并减少25%的列运算。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号