首页> 外文会议>2010 Asia Pacific Conference on Circuit and Systems >A 0.5V 6-bit scalable phase interpolator
【24h】

A 0.5V 6-bit scalable phase interpolator

机译:0.5V 6位可扩展相位内插器

获取原文

摘要

This paper proposes a scalable phase interpolator (PI) with dual-input inverter. A pseudo-pipelined architecture is proposed to realize resolution scalability and to reduce the circuit size and power consumption. By using a simple architecture, the proposed circuit operates at 0.5V at which conventional analog PI cannot operate. Slew rate of inverter chain is controlled by current starving technique to support phase interpolation at wide input frequency range. The PI was designed in 65nm-CMOS technology. The circuit simulation confirms 6-bit phase resolution, DNL of 0.41 LSB, and INL of 1.25 LSB. The power consumption is 0.12 µW/MHz.
机译:本文提出了一种具有双输入逆变器的可扩展相位内插器(PI)。提出了伪流水线架构,以实现分辨率的可扩展性并减小电路尺寸和功耗。通过使用简单的体系结构,建议的电路在0.5V的电压下工作,而传统的模拟PI无法在该电压下工作。逆变器链的摆率由电流不足技术控制,以支持宽输入频率范围内的相位插值。 PI是采用65nm-CMOS技术设计的。电路仿真确定了6位相位分辨率,0.41 LSB的DNL和1.25 LSB的INL。功耗为0.12 µW / MHz。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号