首页> 外文会议>2010 Asia Pacific Conference on Circuit and Systems >SDR structure based CFO estimation and compensation circuit for OFDM systems using reconfigurable CORDIC FPGA modules
【24h】

SDR structure based CFO estimation and compensation circuit for OFDM systems using reconfigurable CORDIC FPGA modules

机译:使用可重构CORDIC FPGA模块的OFDM系统基于SDR结构的CFO估计和补偿电路

获取原文

摘要

In this paper, a software defined radio (SDR) structure based carrier frequency offset (CFO) estimation and compensation circuit is designed for an orthogonal frequency division multiplexing (OFDM) system using the reconfigurable coordinate rotation digital computer (CORDIC) field programmable gate array (FPGA) rotation and vectoring circuit modules. The SDR architecture of the CFO estimation and compensation circuit and the program flow of the CORDIC FPGA modules are presented. The required processing time and hardware reconfiguration function are our major design considerations. The experimental results demonstrate that the designed CFO estimation and compensation circuit implemented with a 10 MHz clock FPGA chip can reduce the residual CFO to an acceptable range within 1.5µsec.
机译:在本文中,使用可重构坐标旋转数字计算机(CORDIC)现场可编程门阵列(OFDM),为正交频分复用(OFDM)系统设计了一种基于软件定义无线电(SDR)结构的载波频率偏移(CFO)估计和补偿电路( FPGA)旋转和矢量电路模块。给出了CFO估计和补偿电路的SDR架构以及CORDIC FPGA模块的程序流程。所需的处理时间和硬件重新配置功能是我们的主要设计考虑因素。实验结果表明,使用10 MHz时钟FPGA芯片设计的CFO估计和补偿电路可以将残余CFO降低到1.5µsec内的可接受范围。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号