首页> 外文会议>13th Euromicro Conference on Digital System Design: Architectures, Methods and Tools >A Computation and Power Reduction Technique for H.264 Intra Prediction
【24h】

A Computation and Power Reduction Technique for H.264 Intra Prediction

机译:H.264帧内预测的一种计算和功耗降低技术

获取原文

摘要

H.264 intra prediction algorithm has a very high computational complexity. This paper proposes a technique for reducing the amount of computations performed by H.264 intra prediction algorithm. For each intra prediction equation, the proposed technique compares the pixels used in this prediction equation. If the pixels used in a prediction equation are equal, this prediction equation is simplified significantly. By exploiting the equality of the pixels used in prediction equations, the proposed technique reduces the amount of computations performed by 4x4 luminance prediction modes up to 78% with a small comparison overhead. The proposed technique does not affect the PSNR and bit rate. We also implemented an efficient 4x4 intra prediction hardware including the proposed technique using Verilog HDL. We quantified the impact of the proposed technique on the power consumption of this hardware on a Xilinx Virtex II FPGA using Xilinx XPower, and it reduced the power consumption of this hardware up to 13.7%.
机译:H.264帧内预测算法具有很高的计算复杂度。本文提出了一种减少H.264帧内预测算法执行的计算量的技术。对于每个帧内预测方程式,所提出的技术比较此预测方程式中使用的像素。如果在预测方程式中使用的像素相等,则该预测方程式将大大简化。通过利用预测方程中使用的像素的相等性,所提出的技术将4x4亮度预测模式执行的计算量减少了78%,而比较开销却很小。所提出的技术不影响PSNR和比特率。我们还使用Verilog HDL实现了包括建议技术在内的高效4x4帧内预测硬件。我们在使用Xilinx XPower的Xilinx Virtex II FPGA上量化了所提出的技术对该硬件功耗的影响,并将该硬件的功耗降低了13.7%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号