首页> 外文会议>13th Euromicro Conference on Digital System Design: Architectures, Methods and Tools >Low Latency Recovery from Transient Faults for Pipelined Processor Architectures
【24h】

Low Latency Recovery from Transient Faults for Pipelined Processor Architectures

机译:从流水线处理器架构的瞬时故障中恢复低延迟

获取原文

摘要

Recent technology trends have made radiation-induced soft errors a growing threat to the reliability of microprocessors, a problem previously only known to the aerospace industry. Therefore, the ability to handle higher soft error rates in modern processor architectures is essential in order to allow further technology scaling. This paper presents an efficient fault-tolerance method for pipeline-based processors using temporal redundancy. Instructions are executed twice at each pipeline stage, which allows the detection of transient faults. Once a fault is detected the execution is stopped immediately and recovery is implicitly performed within the pipeline stages. Due to this fast reaction the fault is contained at its origin and no expensive rollback operation is required later on.
机译:最近的技术趋势已经使辐射引起的软错误成为对微处理器可靠性的越来越大的威胁,而这是以前航空航天业才知道的问题。因此,为了允许进一步的技术扩展,在现代处理器体系结构中处理更高的软错误率的能力至关重要。本文提出了一种有效的基于时间冗余的基于流水线的处理器容错方法。指令在每个流水线阶段执行两次,从而可以检测瞬态故障。一旦检测到故障,立即停止执行,并在流水线阶段隐式执行恢复。由于这种快速反应,故障被包含在故障的源头,以后不需要进行昂贵的回滚操作。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号