【24h】

A Novel Pipelined CCK Decoder for IEEE 802.11b System

机译:适用于IEEE 802.11b系统的新型流水线CCK解码器

获取原文

摘要

A novel decoder for Complementary Code Keying (CCK) modulation is proposed in this work. Compared to the parallel decoder architecture based on Fast Walsh Transform (FWT),the presented pipelined architecture has better hardware sharing and utilization efficiency,as well as smaller area. Its hardware area for finding the maximum decoding output value is minimized by employing a low-complexity on-the-fly comparator that takes advantage of the sequentially incoming chips and the pipelined data flow. Also,the proposed design consumes only 50.6 μw at 11MHz based on UMC 0.18-μm process,which is much lower than the conventional FWT-based architecture. Thus it is a low-power and lowarea solution for the design of a high-performance 802.11b system.
机译:在这项工作中,提出了一种用于互补码键控(CCK)调制的新型解码器。与基于快速沃尔什变换(FWT)的并行解码器体系结构相比,所提出的流水线体系结构具有更好的硬件共享和利用效率,并且具有较小的面积。通过采用低复杂度的动态比较器,可以最大程度地减少其用于查找最大解码输出值的硬件区域,该比较器利用了顺序输入的芯片和流水线式数据流的优势。此外,基于UMC0.18-μm工艺,所提出的设计在11MHz时仅消耗50.6μw,这比传统的基于FWT的体系结构要低得多。因此,它是用于设计高性能802.11b系统的低功耗,低区域解决方案。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号