【24h】

A NEW FABRIC OF RECONFIGURABLE FFT PROCESSOR FOR HIGH-SPEED AND LOW-COST SYSTEM

机译:高速,低成本系统的新型可重构FFT处理器

获取原文
获取外文期刊封面目录资料

摘要

A high-speed reconflgurable FFT architecture based on FPGA is proposed in this paper. The system can be configured as 32, 64,128, 256, 512 and 1024-point FFT using simplified method to control. It has been synthesized in Xilinx Virtex2p FPGA and post-simulated. Compared with Xilinx FFT IP Core with the same function ,this FFT fabric proposed has saved almost 8%~9% (equivalent gates) in resources consumption while increased nearly 6%~25% in clock frequency and decreased 56-116 cycles of delays from first input data to the first result data, indicating high computing efficiency. On the other hand, power consumption is also slightly fewer than the IP Core's. The fabric we presented in this paper is suitable for use in digital signal process with high-speed and low-cost.
机译:提出了一种基于FPGA的高速可重构FFT架构。使用简化方法进行控制,可以将系统配置为32、64、128、256、512和1024点FFT。它已在Xilinx Virtex2p FPGA中合成并进行了后仿真。与具有相同功能的Xilinx FFT IP内核相比,该FFT架构建议在资源消耗方面节省了近8%〜9%(等效门),而时钟频率增加了近6%〜25%,并减少了56-116个周期的延迟。从第一输入数据到第一结果数据,表明计算效率高。另一方面,功耗也略低于IP内核。我们在本文中介绍的结构适用于高速,低成本的数字信号处理。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号