首页> 外文会议>International Conference on Communications, Circuits and Systems Proceedings >A Mapping Algorithm for Embedded Coarse-grained Reconfigurable Processor
【24h】

A Mapping Algorithm for Embedded Coarse-grained Reconfigurable Processor

机译:嵌入式粗粒度可重构处理器的映射算法

获取原文
获取外文期刊封面目录资料

摘要

This paper proposes a novel VLSI architecture of an embedded coarse-grained reconfigurable processor, which consists of a general processor and a coarse-grained Reconfigurable Cell Array (RCA). This processor can be reconfigured dynamically targeted at different media-processing applications. An algorithm based on loop pipeline technology is presented to address the compilation issue for the proposed architecture, which can effectively maps the computation intensive loops onto the RCA. The proposed VLSI architecture and the mapping algorithm have been verified with integer Discrete Cosine Transform (DCT) and Motion Estimation of H.264 in FPGA. The performance of the reconfigurable processor is 3.81 times better than TI DSP TMS320DM642.
机译:本文提出了一种嵌入式粗粒度可重构处理器的新型VLSI体系结构,该体系结构由通用处理器和粗粒度可重构单元阵列(RCA)组成。可以针对不同的媒体处理应用程序动态地重新配置此处理器。提出了一种基于循环流水线技术的算法来解决所提出体系结构的编译问题,该算法可以将计算密集型循环有效地映射到RCA上。通过整数离散余弦变换(DCT)和FPGA中H.264的运动估计,对所提出的VLSI架构和映射算法进行了验证。可重配置处理器的性能比TI DSP TMS320DM642高出3.81倍。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号