【24h】

Distributed Microarchitectural Protocols in the TRIPS Prototype Processor

机译:TRIPS原型处理器中的分布式微体系结构协议

获取原文

摘要

Growing on-chip wire delays will cause many future microarchitectures to be distributed, in which hardware resources within a single processor become nodes on one or more switched micronetworks. Since large processor cores will require multiple clock cycles to traverse, control must be distributed, not centralized. This paper describes the control protocols in the TRIPS processor, a distributed, tiled microarchitecture that supports dynamic execution. It details each of the five types of reused tiles that compose the processor, the control and data networks that connect them, and the distributed microarchitectural protocols that implement instruction fetch, execution, flush, and commit. We also describe the physical design issues that arose when implementing the microarchitecture in a 170M transistor, 130nm ASIC prototype chip composed of two 16-wide issue distributed processor cores and a distributed 1MB nonuniform (NUCA) on-chip memory system.
机译:片上线路延迟的增长将导致未来许多微体系结构的分布,其中单个处理器内的硬件资源将成为一个或多个交换微网络上的节点。由于大型处理器内核需要遍历多个时钟周期,因此控制必须是分布式的,而不是集中式的。本文介绍了TRIPS处理器中的控制协议,TRIPS处理器是一种支持动态执行的分布式,平铺的微体系结构。它详细介绍了构成处理器的五种类型的重用切片,连接它们的控制和数据网络以及实现指令获取,执行,刷新和提交的分布式微体系结构协议。我们还将描述在170M晶体管,130nm ASIC原型芯片中实现微体系结构时出现的物理设计问题,该芯片由两个16宽发行分布式处理器内核和一个分布式1MB非均匀(NUCA)片上存储系统组成。

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号