首页> 外文会议>Annual international symposium on Computer Architecture;International symposium on Computer Architecture >A Gracefully Degrading and Energy-Efficient Modular Router Architecture for On-Chip Networks
【24h】

A Gracefully Degrading and Energy-Efficient Modular Router Architecture for On-Chip Networks

机译:片上网络的性能下降且高效节能的模块化路由器架构

获取原文

摘要

Packet-based on-chip networks are increasingly being adopted in complex System-on-Chip (SoC) designs supporting numerous homogeneous and heterogeneous functional blocks. These Network-on-Chip (NoC) architectures are required to not only provide ultra-low latency, but also occupy a small footprint and consume as little energy as possible. Further, reliability is rapidly becoming a major challenge in deep sub-micron technologies due to the increased prominence of permanent faults resulting from accelerated aging effects and manufacturing/testing challenges. Towards the goal of designing low-latency, energyefficient and reliable on-chip communication networks, we propose a novel fine-grained modular router architecture. The proposed architecture employs decoupled parallel arbiters and uses smaller crossbars for row and column connections to reduce output port contention probabilities as compared to existing designs. Furthermore, the router employs a new switch allocation technique known as "MirroringEffect" to reduce arbitration depth and increase concurrency. In addition, the modular design permits graceful degradation of the network in the event of permanent faults and also helps to reduce the dynamic power consumption. Our simulation results indicate that in an 8 8 mesh network, the proposed architecture reduces packet latency by 4-40% and power consumption by 6-20% as compared to two existing router architectures. Evaluation using a combined performance, energy and fault-tolerance metric indicates that the proposed architecture provides 35-50% overall improvement compared to the two earlier routers.
机译:在复杂的片上系统(SoC)设计中越来越多地采用基于分组的片上网络,以支持众多同类和异构功能块。这些片上网络(NoC)架构不仅需要提供超低延迟,而且还需要占用很小的空间并消耗尽可能少的能量。此外,由于加速老化效应和制造/测试挑战所引起的永久性故障的日益突出,可靠性正在迅速成为深亚微米技术的主要挑战。为了设计低延迟,节能和可靠的片上通信网络,我们提出了一种新颖的细粒度模块化路由器体系结构。所提出的体系结构采用解耦的并行仲裁器,并使用较小的交叉开关进行行和列连接,与现有设计相比,可减少输出端口争用的可能性。此外,路由器采用一种称为“ MirroringEffect”的新交换机分配技术来减少仲裁深度并增加并发性。此外,模块化设计允许在出现永久性故障时适度降低网络性能,还有助于降低动态功耗。我们的仿真结果表明,与两个现有的路由器体系结构相比,在8 8网格网络中,所提出的体系结构将数据包延迟减少了4-40%,功耗降低了6-20%。使用性能,能量和容错组合指标进行的评估表明,与两个较早的路由器相比,所提出的体系结构可提供35-50%的总体改进。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号