首页> 外文会议>30th annual international symposium on computer architecture >Exploiting ILP, TLP, and DLP with the polymorphous TRIPS architecture
【24h】

Exploiting ILP, TLP, and DLP with the polymorphous TRIPS architecture

机译:利用多态TRIPS架构开发ILP,TLP和DLP

获取原文

摘要

This paper describes the polymorphous TRIPS architecture which can be configured for different granularities and types of parallelism. TRIPS contains mechanisms that enable the processing cores and the on-chip memory system to be configured and combined in different modes for instruction, data, or thread-level parallelism. To adapt to small and large-grain concurrency, the TRIPS architecture contains four out-of-order, 16-wide-issue Grid Processor cores, which can be partitioned when easily extractable fine-grained parallelism exists. This approach to polymorphism provides better performance across a wide range of application types than an approach in which many small processors are aggregated to run workloads with irregular parallelism. Our results show that high performance can be obtained in each of the three modes--ILP, TLP, and DLP-demonstrating the viability of the polymorphous coarse-grained approach for future microprocessors.
机译:本文介绍了 polymorphous TRIPS体系结构,该体系结构可以针对不同的粒度和类型的并行性进行配置。 TRIPS包含一些机制,这些机制使处理内核和片上存储系统能够以不同的模式进行配置和组合,以实现指令,数据或线程级并行性。为了适应小粒度和大粒度并发,TRIPS体系结构包含四个乱序,16个问题的Grid Processor内核,当存在易于提取的细粒度并行机制时,可以对其进行分区。与聚合许多小型处理器以不规则并行性运行工作负载的方法相比,这种多态方法可在各种应用程序类型中提供更好的性能。我们的结果表明,可以在三种模式(ILP,TLP和DLP)中的每一种下获得高性能,这证明了多态粗粒度方法对于未来微处理器的可行性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号