首页> 外文会议>2003 international symposium on physical design >Process variation aware clock tree routing
【24h】

Process variation aware clock tree routing

机译:知道流程变化的时钟树路由

获取原文

摘要

Fast progress on VLSI technology makes clock skew more susceptible to process variations. We propose DME/BST based algorithms for clock tree routing to improve skew tolerance to process variations. The worst case skew due to process variations is estimated and employed to guide the decision making during the routing. Our method can be applied to general non-zero skew requirements. Minimizing total wirelength is considered as a secondary objective at the same time. Experimental results on benchmark circuits demonstrate great improvement on process variation tolerance through our algorithms.
机译:VLSI技术的飞速发展使得时钟偏斜更容易受到工艺变化的影响。我们提出了基于DME / BST的时钟树路由算法,以提高对过程变化的偏斜容忍度。估计由于工艺变化而导致的最坏情况时滞,并用于指导工艺流程中的决策。我们的方法可以应用于一般的非零偏斜要求。同时,将总导线长度最小化是次要目标。在基准电路上的实验结果表明,通过我们的算法,工艺变化容限得到了极大的改善。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号