首页> 外文会议>International symposium on low power electronics and design >An Architectural Solution for the Inductive Noise Problem due to Clock-Gating
【24h】

An Architectural Solution for the Inductive Noise Problem due to Clock-Gating

机译:时钟门控引起的感应噪声问题的体系结构解决方案

获取原文

摘要

As we approach Gigascale Integration, chip power consumption is becoming a critical system parameter. Clock-gating idle units provides needed reductions in power consumption. However, it introduces inductive noise that can limit voltage scaling. This paper introduces an architectural approach for reducing inductive noise due to clock-gating through gradual activation/deactivation of units. This technique provides a 2x reduction in ground bounce on a 16 bit ALU simulated in SPICE, while reducing simulated SPEC95 performance by less than 5precent on a typical superscalar architecture.
机译:随着我们接近千兆规模集成,芯片功耗正成为关键的系统参数。时钟门控空闲单元可提供所需的功耗降低。但是,它会引入感应噪声,从而限制电压缩放。本文介绍了一种通过逐步激活/停用单元来减少由于时钟门控引起的感应噪声的体系结构方法。该技术在SPICE中模拟的16位ALU上可使地面反弹降低2倍,而在典型的超标量架构上,模拟SPEC95的性能降低不到5%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号