首页> 外文会议> >A fast and compact circuit for integer square root computation based on Mitchell logarithmic method
【24h】

A fast and compact circuit for integer square root computation based on Mitchell logarithmic method

机译:基于Mitchell对数法的快速紧凑的整数平方根计算电路。

获取原文
获取原文并翻译 | 示例

摘要

A novel non-iterative circuit for computing integer square root based on logarithm is proposed in the paper. Mitchell's methods are used for the logarithmic and antilogarithmic conversions. The proposed method merges two conversion stages into a single one to achieve better accuracy with a compact architecture. Hence, the circuit size and latency are reduced. Compared to an existing design based on the modified Dijkstra algorithm used in a coherent receiver, the proposed design is either 8 times smaller or 9 times faster for 16-bit integer input.
机译:提出了一种基于对数的新型非迭代计算平方根的电路。 Mitchell的方法用于对数和反对数转换。所提出的方法将两个转换阶段合并为一个转换阶段,从而以紧凑的体系结构实现更好的精度。因此,减小了电路尺寸和等待时间。与基于相干接收器中使用的改进的Dijkstra算法的现有设计相比,对于16位整数输入,建议的设计小8倍或快9倍。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号