首页> 外文会议>International Conference on Electrical, Electronics, Signals, Communication and Optimization >Design and implementation of concurrent computing multi processor core architecture with multi UART
【24h】

Design and implementation of concurrent computing multi processor core architecture with multi UART

机译:用多UART的同时计算多处理器核心架构的设计与实现

获取原文

摘要

Now a days the computer architecture development resources away from the uniprocessor technology to multiprocessor technology. The existed multiprocessor core architecture has faced a problem with thread interdependencies due to lack of internal synchronization of multi-processor. For this purpose the designed concurrent computing multiprocessor core architecture performs both parallel and distributed computations simultaneously. The interdependencies are eliminated by using parallel computations and shared data problems are annihilated by duplicated memories. The main advantage of designed architecture is integrated Multi Universal Asynchronous Receiver and Transmitter (MUART). The Multi Universal Asynchronous Receiver and Transmitter (MUART) to enable the data transmission and reception concurrently on the FPGA. It performs both transmission and reception of data by concurrent computational technique. The area, speed and power of designed architecture are analyzed using Xilinx platform.
机译:现在将计算机架构开发资源远离自卸技术到多处理器技术。由于缺乏多处理器的内部同步,存在的多处理器核心架构面临着线程相互依赖的问题。为此目的,所设计的并发计算多处理器核心架构同时执行并行和分布式计算。通过使用并行计算消除相互依赖性,并且共享数据问题被复制的存储器湮灭。设计架构的主要优点是集成了多通用异步接收器和发射器(MUART)。多通用异步接收器和发射器(MUART),以在FPGA上同时启用数据传输和接收。它通过并发计算技术执行数据的传输和接收。使用Xilinx平台分析设计架构的区域,速度和功率。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号