首页> 外文会议> >IPC-driven energy reduction for low-power design
【24h】

IPC-driven energy reduction for low-power design

机译:IPC驱动的节能降耗设计

获取原文

摘要

Energy consumption is one of the most important design constraints for modern microprocessors, and designers have proposed many energy-saving techniques. This paper describes an interval-based identification and prediction mechanism for microprocessors energy reduction. Our mechanism employs a statistical sampling method during current interval run to identify its performance activity level in term of IPC (instruction per cycle) values and predict the future interval that could make contributions to processor runtime energy reduction by dynamically scaling the microprocessor voltage and frequency accordingly. In simulation, our approach achieves energy savings by an average of 29% with minor performance degradation, compared to a processor running at a fixed voltage and speed.
机译:能耗是现代微处理器最重要的设计约束之一,设计人员提出了许多节能技术。本文介绍了一种基于间隔的识别和预测机制,以降低微处理器的能耗。我们的机制在当前间隔运行期间采用统计采样方法,以根据IPC(每周期指令)值确定其性能活动水平,并预测未来间隔,该间隔可能会通过动态缩放微处理器的电压和频率而对处理器运行时的能耗降低做出贡献。在仿真中,与以固定电压和速度运行的处理器相比,我们的方法可平均节省29%的能源,而性能却略有下降。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号