首页> 外文会议> >A fast VLSI architecture for two-dimensional discrete wavelet transform based on lifting scheme image compression applications
【24h】

A fast VLSI architecture for two-dimensional discrete wavelet transform based on lifting scheme image compression applications

机译:基于提升方案的二维离散小波变换快速VLSI架构图像压缩应用

获取原文
获取外文期刊封面目录资料

摘要

This paper proposes a novel fast architecture for a 2D discrete wavelet transform by using a lifting scheme, Parallel and embedded decimation techniques are employed to optimize the architecture, which is mainly composed of two horizontal filter modules and one vertical filter module, working in parallel and pipeline fashion with 100% hardware utilization. The architecture is designed to generate two outputs in one working clock cycle, with every two subbands coefficients alternately. The total time for computing J levels of decomposition for an N/spl times/N image is approximately 2N/sup 2/(1-4/sup -J/)/3 clock cycles. In comparison with the other devices reported in previous literature, the design has many advantages including lower hardware complexity and area and power efficiency. The design is also fast, regular and simple, as well as well suited for VLSI implementation.
机译:本文提出了一种新的快速的二维离散小波变换快速架构,采用并行和嵌入式抽取技术对架构进行优化,该架构主要由两个水平滤波器模块和一个垂直滤波器模块组成,并行工作。 100%硬件利用率的流水线方式。该体系结构设计为在一个工作时钟周期内产生两个输出,每两个子带系数交替出现。对于N / spl次/ N图像,计算J分解级别的总时间约为2N / sup 2 /(1-4 / sup -J /)/ 3个时钟周期。与先前文献中报道的其他器件相比,该设计具有许多优势,包括更低的硬件复杂性,面积和功率效率。该设计还快速,常规和简单,并且非常适合VLSI实施。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号